







## **Basic Level Questions**

## 1. Why do we need UVM methodology?

The Universal Verification Methodology (UVM) is a standardized methodology for verifying digital designs that helps develop a reusable, modular, and well-structured verification test bench. UVM provides pre-defined base classes and allows users to extend and reuse pre-defined methods.

UVM uses a set of rules and approaches for verification that allows different teams to collaborate more effectively and understand each other's code. This helps to improve communication across teams.

UVM also provides standardized ways like verbosity control, phases, analysis ports for communication, pre-built components like uvm\_driver, uvm\_monitor, uvm\_env, etc

## 2. Difference between uvm\_object and uvm\_component

- 1) The uvm\_transaction class is inherited from uvm\_object that adds additional information of a timing, notification events, and recording interface.
- 2) The uvm\_sequence\_item class is derived from the uvm\_transaction class that adds basic functionality for sequence and sequence items like get\_sequence\_id, set\_sequencer, get\_sequence, etc.
- 3) It is important to note that uvm\_transaction usage is deprecated as a base class for user-defined transactions. Hence, the uvm\_sequence\_item class shall be used as a base class for user-defined transactions.

## 3. Difference between uvm\_transaction and uvm\_sequence\_item

- 1) The uvm\_transaction class is inherited from uvm\_object that adds additional information on timing, notification events, and recording interface.
- 2) The uvm\_sequence\_item class is derived from the uvm\_transaction class that adds basic functionality for sequence and sequence items like get\_sequence\_id, set\_sequencer, get\_sequence, etc.
- 3) It is important to note that uvm\_transaction usage is deprecated as a base class for user-defined transactions. Hence, the uvm\_sequence\_item class shall be used as a base class for user-defined transactions

.

## 4. Difference between create and new()

The new method is a constructor for SystemVerilog classes to create an object instance.

The create() method of the wrapper class is used to create objects for the uvm\_object and uvm\_component class which is commonly known as factory registration.

In UVM based testbench, it is valid to use a new() function to create class objects, but factory registration has its benefits. The UVM factory allows an object of one type to be overridden with an object of its derived type without changing the testbench structure. This is known as the UVM factory override mechanism. This is applicable for uvm objects and components.

## 5. Difference between copy and clone.

The copy method makes a copy of the mentioned object. It performs a deep copy.

The clone method is called the create() method followed by copy(). Thus, it creates and returns a copy of an object.

1. While using copy mtheod we will make sure object for destination handle already created

but for clone there is no need to create a destination object

- 2. clone does two things ---> create+copy
  - 1. first it will create object for destination
  - 2. then it call the copy method

after the copy the object which is created it will return that object reference through the parent handle.

3. The return type of clone is uvm\_object

### 6. Difference between uvm\_resource\_db and uvm\_config\_db

- 1) Although both classes provide a convenience layer on top of the uvm resource facility, uvm\_config\_db is derived from uvm\_resource\_db. This adds up additional methods on top of uvm\_resource\_db methods.
- 2) With respect to component hierarchy, the uvm\_config\_db has an argument as a context that has the type of uvm\_component and instance name as a string that provides more flexibility as compared to uvm\_resource that has two strings scope and name. Since component hierarchy is mentioned in the context, it provides more control over the hierarchical path. The context = this argument provides a relative path from the component. The context = null provides an absolute path which means there is no hierarchical path above.

Thus, it is recommended to use uvm\_config\_db always.

## 7. What is severity and verbosity in UVM?

The severity and verbosity are parameters used for controlling the reporting and logging of messages during the verification process.

**Severity:** It represents the importance of a message generated during the simulation.

- 1. UVM\_INFO: Provides general information about the progress of the simulation and also we can print variable values for ease in debugging
- 2. UVM\_WARNING: Indicates non-critical errors or potential issues
- 3. UVM\_ERROR: Indicates critical errors that require attention.
- 4. UVM\_FATAL: Indicates fatal errors that lead to the termination of the simulation.

**Verbosity:** It controls the print messages generated by simulation and it helps to print messages in well-structured way without flooding the log with all messages.

Levels:

UVM\_NONE: No messages are displayed.

UVM\_LOW: Minimal information is displayed.

UVM\_MEDIUM: Moderate level of information, suitable for regular debugging.

UVM\_HIGH: High level of information, providing detailed debugging messages.

| Verbosity  | Description                                                        |
|------------|--------------------------------------------------------------------|
| UVM_NONE   | Always printed, verbosity configuration cannot disable it          |
| UVM_LOW    | Prints a message if verbosity is configured as UVM_LOW or above    |
| UVM_MEDIUM | Prints a message if verbosity is configured as UVM_MEDIUM or above |
| UVM_HIGH   | Prints a message if verbosity is configured as UVM_HIGH or above   |
| UVM_FULL   | Prints a message if verbosity is configured as UVM_FULL or above   |
| UVM_DEBUG  | Prints a message if verbosity is configured as UVM_DEBUG           |

## 8. Difference between sequence and sequencer.

The uvm\_sequence defines a sequence of transactions or stimuli that will be applied to the DUT. Users can also develop complex sequences which consist of multiple subsequences.

The uvm\_sequencer manages the execution of uvm\_sequence that schedules sequences in an order. Uvm\_sequencer ensures synchronization and coordination.

## 9. How to run any test case in UVM?

#### **Execution of the test**

The test execution is a time-consuming activity that runs sequence or sequences for DUT functionality. On executing the test, it builds a complete UVM testbench structure in the build\_phase and time consuming activities are performed in the run\_phase with the help of sequences. It is mandatory to register tests in the UVM factory otherwise, the simulation will terminate with UVM\_FATAL (test not found).

## run\_test() task

The run\_test task is a global task declared in the uvm\_root class and responsible for running a test case.

#### **Declaration:**

```
virtual task run_test (string test_name = "")
```

- 1. The run\_test task starts the phasing mechanism that executes phases in a predefined order.
- 2. It is called in the initial block of the testbench top and accepts test\_name as a string. Example:

```
// initial block of tb_top
initial begin
  run_test("my_test");
end
```

3. Passing an argument to the run\_test task causes recompilation while executing different tests. To avoid it, UVM provides an alternative way using the +UVM\_TESTNAME command-line argument. In this case, the run\_test task does not require passing any argument in the initial block of the testbench top.

```
// initial block of tb_top
initial begin
  run_test();
end

// Passing command line argument to the simulator
<other options> +UVM TESTNAME = my test
```

4. After execution of all phases, run\_test finally calls \$finish task for simulator exit.

## 10. Write a simple uvm sequence template and explain each line.

#### **UVM Sequence**

UVM sequence is a container that holds data items (uvm\_sequence\_items) which are sent to the driver via the sequencer.



#### uvm\_sequence class declaration:

```
virtual class uvm_seqence #( type REQ = uvm_sequence_item, type RSP = REQ)
extends uvm sequence base
```

#### uvm\_sequence class structure

```
class my_sequence extends uvm_sequence #(my_seq_item);
  `uvm_object_utils(my_sequence)

function new(string name = "my_sequence");
   super.new(name);
endfunction

task body();
   ...
endtask
endclass
```

## Why `uvm\_object\_utils is used in sequence, why `uvm\_sequence\_utils are not used?

`uvm\_sequence\_utils is a string-based sequence library that is deprecated in UVM.

## What is the body() method?

The operation which is intended to do by sequence is defined inside a body method.

Along with a body() method, pre\_body, and post\_body methods are called by default.

```
class my_sequence extends uvm_sequence #(my_seq_item);
   `uvm_object_utils(my_sequence)

function new(string name = "my_sequence");
   super.new(name);
endfunction

task pre_body();
   ...
endtask

task body();
   ...
endtask

task post_body();
   ...
endtask
endclass
```

#### Note:

- 1. These pre\_body and post\_body tasks are additional (can be named as callbacks) which are useful to perform any operation before and after the execution of the body() method.
- 2. pre\_body() and post\_body() methods are optional.

## How to write a sequence?

An intention is to create a seq\_item, randomize it, and then send it to the driver. To perform this operation any one of the following approaches is followed in the sequence.

- 1. Using macros like `uvm\_do , `uvm\_create, `uvm\_send etc
- Using existing methods from the base class
   Using wait\_for\_grant(), send\_request(), wait\_for\_item\_done() etc
   Using start\_item/finish\_item methods.

## 11. How is scoreboard connected to different components?

The UVM scoreboard is a component that checks the functionality of the DUT. It receives transactions from the monitor using the analysis export for checking purposes.

The analysis port is used to connect the uvm monitor to the scoreboard to send the sequence items or transactions for comparison.

## Intermediate level questions

## 1. What are the UVM factory and its use?

The UVM factory is used to create UVM objects and components. This is commonly known as factory registration. The factory registration for UVM objects and components are lightweight proxies of the actual objects and components.

In UVM based testbench, it is valid to use a new() function to create class objects, but factory registration has its benefits. The UVM factory allows an object of one type to be overridden with an object of its derived type without changing the testbench structure. This is known as the UVM factory override mechanism. This is applicable for uvm objects and components.

## 2. Why phases are introduced in UVM? What are all phases present in UVM?

All components are static in the Verilog-based testbench whereas System Verilog introduced the OOP (Object Oriented Programming) feature in the testbench. In Verilog, as modules are static, users don't have to care about their creation as they would have already created at the beginning of the simulation. In the case of UVM based System Verilog testbench, class objects can be created at any time during the simulation based on the requirement. Hence, it is required to have proper synchronization to avoid objects/components being called before they are created, The UVM phasing mechanism serves the purpose of synchronization.

We have the following phases present in UVM:

- 1. build\_phase
- 2. connect\_phase
- 3. end\_of\_elaboration\_phase
- 4. start\_of\_simulation\_phase
- 5. run\_phase
- 6. pre\_reset
- 7. reset
- 8. post\_reset
- 9. pre\_configure
- 10. configure

- 11. post\_configure
- 12. pre\_main
- 13. main
- 14. post\_main
- 15. pre\_shutdown
- 16. shutdown
- 17. post\_shutdown
- 18. extract
- 19. check
- 20. report
- 21. final

## 3. What approach does build\_phase use and why?

The build\_phase uses a top-down approach because build\_phase creates the parent component first so that the parent component can be configured and then recursively calls their child components as per required customization. This ensures proper instantiation and hierarchical connectivity.

## 4. Draw and explain the verification environment in UVM.

## **UVM testbench Top**

The testbench top is a static container that has an instantiation of DUT and interfaces. The interface instance connects with DUT signals in the testbench top. The clock is generated and initially reset is applied to the DUT. It is also passed to the interface handle. An interface is stored in the uvm\_config\_db using the set method and it can be retrieved down the hierarchy using the get method. UVM testbench top is also used to trigger a test using run\_test() call.



#### Example of UVM Testbench Top for Adder design

```
`include "uvm macros.svh"
import uvm pkg::*;
module tb top;
 bit clk;
 bit reset;
  always #5 clk = ~clk;
  initial begin
   clk = 0;
    reset = 1;
    #5;
    reset = 0;
  end
  add if vif(clk, reset);
  // Instantiate design top
  adder DUT(.clk(vif.clk),
            .reset(vif.reset),
            .in1(vif.ip1),
            .in2(vif.ip2),
            .out(vif.out)
           );
  initial begin
    // set interface in config db
    uvm config db#(virtual add if)::set(uvm root::get(), "*", "vif", vif);
    // Dump waves
    $dumpfile("dump.vcd");
    $dumpvars;
  end
  initial begin
```

| UVM<br>testbench        | Description                                                                                                                                                                                                                 |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UVM Test                | The test is at the top of the hierarchy that initiates the environment component construction. It is also responsible for the testbench configuration and stimulus generation process.                                      |
| UVM<br>Environment      | An environment provides a well-mannered hierarchy and container for agents, scoreboards.                                                                                                                                    |
| UVM Agent               | An agent is a container that holds the driver, monitor, and sequencer. This is helpful to have a structured hierarchy based on the protocol or interface requirement                                                        |
| UVM<br>Sequence<br>Item | The transaction is a packet that is driven to the DUT or monitored by the monitor as a pin-level activity.                                                                                                                  |
| UVM Driver              | The driver interacts with DUT. It receives randomized transactions or sequence items and drives them to the DUT as a pin-level activity.                                                                                    |
| UVM<br>Sequence         | The sequence is a container that holds data items (uvm_sequence_items) that are sent to or received from the driver via the sequencer.                                                                                      |
| UVM<br>Sequencer        | The sequencer is a mediator who establishes a connection between<br>the sequence and the driver. Ultimately, it passes transactions or<br>sequence items to the driver so that they can be driven to the DUT.               |
| UVM<br>Monitor          | The monitor observes pin-level activity on the connected interface at the input and output of the design. This pin-level activity is converted into a transaction packet and sends to the scoreboard for checking purposes. |
| UVM<br>Scoreboard       | The scoreboard receives the transaction packet from the monitor and compares it with the reference model. The reference module is written based on design specification understanding and design behavior.                  |

## 5. What all UVM phases take time?

All run phases (including its sub-phases) take time.

- 1. run\_phase
- 2. pre\_reset
- 3. reset
- 4. post\_reset
- 5. pre\_configure
- 6. configure
- 7. post\_configure
- 8. pre\_main
- 9. main
- 10. post\_main
- 11. pre\_shutdown
- 12. shutdown
- 13. post\_shutdown

# 6. What all phases are functions and tasks in UVM? Build phases



To construct a testbench, it is necessary to build component objects first and then are connected to form a hierarchy, The build phase category consists

- a. build\_phase
- b. connect\_phase
- c. end\_of\_elaboration\_phase

| Phase<br>Type | Phase Name               | Description                                                                                                                                                                 | Execution approach |
|---------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| function      | build_phase              | Build or create testbench component                                                                                                                                         | Top to down        |
| function      | connect_phase            | Connect different testbench component using the TLM port mechanism                                                                                                          | Bottom to top      |
| function      | end_of_elaboration_phase | Before simulation starts, this phase is used to make any final adjustment to the structure, configuration, or connectivity of the testbench. It also displays UVM topology. | Bottom to top      |

## **Run-time phases**

Once testbench components are created and connected in the testbench, it follows run phases where actual simulation time consumes. After completing, start\_of\_simulation phase, there are two paths for run-time phases. The run\_phase and pre\_reset phase both start at the same time.

#### a. run\_phase

| Phase<br>Type | Phase Name                | Descri | ption | 1          |           | Executi<br>approa | _  |
|---------------|---------------------------|--------|-------|------------|-----------|-------------------|----|
| function      | start_of_simulation_phase | Used   | to    | display    | testbench | Bottom            | to |
|               |                           | topolo | gy or | configurat | ion.      | top               |    |

### a. run\_phase

| Phase | Phase     | Description                                                                                                                                                             |
|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Туре  | Name      |                                                                                                                                                                         |
| task  | run_phase | Used for the stimulus generation, checking activities of the testbench, and consumes simulation time cycles. The run_phase for all components are executed in parallel. |

## Clean up phases

The clean-up phases are used to collect information from functional coverage monitors and scoreboards to see whether the coverage goal has been reached or the test case has passed. The cleanup phases will start once the run phases are completed. They are implemented as functions and work from the bottom to the top of the component hierarchy. The extract, check, and report phase may be used by analysis components.

| Phase    | Phase   | Description                                                                                                                                                                                  | Execution      |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Туре     | Name    |                                                                                                                                                                                              | approach       |
| function | extract | Used to retrieve and process the information from functional coverage monitors and scoreboards. This phase may also calculate any statistical information that will be used by report_phase. | Bottom to top  |
| function | check   | Checks DUT behavior and identity for any error that occurred during the execution of the testbench.                                                                                          | Bottom to top  |
| function | report  | Used to display simulation results. It can also write results to the file.                                                                                                                   | Bottom to top  |
| function | final   | Used to complete any outstanding actions that are yet to be completed in the testbench.                                                                                                      | Top to<br>down |

## 7. Why do we use the super keyword in phases likes super.build\_phase, super.main\_phase etc?

The super keyword is used to refer to class members (like build\_phase, main\_phase, run\_phase, etc) of its immediate base class or uvm\_component (if derived class is extended directly from uvm\_component).

## 8. Difference between `uvm\_do and `uvm\_rand\_send.

Both are uvm sequence macros that are used to generate the sequence or seq\_item.

`uvm\_do (seq/item) – On calling this macro, create, randomize and send to the driver will be executed

Example:

```
class my sequence extends uvm sequence #(seq item);
  `uvm object utils(my sequence)
   function new (string name = "my sequence")
     super.new(name);
   endfunction
   task body();
     `uvm do (req);
   endtask
endclass
class my sequence extends uvm sequence #(seq item);
  `uvm object utils (my sequence)
   function new (string name = "my sequence")
     super.new(name);
   endfunction
   task body();
     `uvm do(seq1); // calling seq1
     `uvm_do(seq2); // calling seq2
   endtask
endclass
```

`uvm\_rand\_send(seq/item) – It directly sends a randomized seq/item without creating it. So, make sure the seq/item is created first. Example:

```
class my_sequence extends uvm_sequence #(seq_item);
   `uvm_object_utils(my_sequence)

function new (string name = "my_sequence")
```

```
super.new(name);
endfunction

task body();
   `uvm_create(req);
   `uvm_rand_send(req);
endtask
endclass
```

## 9. What are bottom-up and top-down approaches in UVM phases?

These approaches are associated with the execution of various phases of UVM based verification environment.

- Bottom-Up Approach: Lower-level components being built and configured before higher-level components.
   Example: connect\_phase, start\_of\_simulation\_phase, etc
- 2. Top-Down Approach: On the contrary, higher-level components are built and configured before lower-level components. Example: build\_phase, final\_phase

## 10. How do uvm\_config\_db set/get work?

uvm\_config\_db in UVM

The uvm\_config\_db class is derived from the uvm\_resource\_db class. It is another layer of convenience layer on the top of uvm\_resource\_db that simplifies the basic interface (access methods of resource database) used for uvm\_component instances.

The below code snippet for the uvm\_config\_db class is taken from the uvm source code.

## 11. What is an analysis port?

The uvm\_analysis\_port is a TLM-based class that provides a write method for communication. TLM analysis port broadcasts transactions to one or multiple components.

#### Example:



TLM analysis port

```
seq item.sv
class seq item extends uvm sequence item;
  rand bit [3:0] value;
  `uvm object utils(seq item)
  function new(string name = "seq item");
    super.new(name);
  endfunction
  constraint val_c {value > 0;}
endclass
`include "uvm macros.svh"
import uvm pkg::*;
`include "seq_item.sv"
class producer extends uvm component;
  seq item req;
  uvm analysis port #(seq item) a put;
  `uvm component utils(producer)
  function new(string name = "producer", uvm component parent = null);
    super.new(name, parent);
    a put = new("a put", this);
  endfunction
  task run phase (uvm phase phase);
    super.run phase(phase);
    req = seq item::type id::create("req");
    assert(req.randomize());
    `uvm info(get type name(), $sformatf("Send value = %0h", req.value),
UVM NONE);
    a put.write(req);
  endtask
endclass
class consumer A extends uvm component;
  seq item req;
  uvm analysis imp #(seq item, consumer A) analysis imp A;
  `uvm component utils (consumer A)
  function new(string name = "consumer_A", uvm_component parent = null);
    super.new(name, parent);
    analysis imp A = new("analysis imp A", this);
  endfunction
  virtual function void write(seq item req);
   `uvm_info(get_type_name(), $sformatf("Received value = %0h", req.value),
UVM NONE);
  endfunction
endclass
```

```
class consumer B extends uvm component;
  seq item req;
  uvm analysis imp #(seq item, consumer B) analysis imp B;
  `uvm component utils (consumer B)
  function new(string name = "consumer B", uvm component parent = null);
    super.new(name, parent);
    analysis imp B = new("analysis imp B", this);
  endfunction
  virtual function void write(seq item req);
    `uvm info(get type name(), $sformatf("Received value = %0h", req.value),
UVM NONE);
  endfunction
endclass
class consumer C extends uvm subscriber #(seq item);
  seq item req;
  `uvm component utils (consumer C)
  function new(string name = "consumer C", uvm component parent = null);
    super.new(name, parent);
  endfunction
  virtual function void write (seq item t);
    `uvm info(get type name(), $sformatf("Received value = %0h", req.value),
UVM NONE);
  endfunction
endclass
class env extends uvm env;
 producer pro;
  consumer A con A;
  consumer B con B;
  consumer C con C;
  `uvm component utils(env)
  function new(string name = "env", uvm component parent = null);
    super.new(name, parent);
  endfunction
  function void build phase (uvm phase phase);
    super.build phase(phase);
   pro = producer::type id::create("pro", this);
    con A = consumer A::type id::create("con A", this);
    con B = consumer B::type id::create("con B", this);
    con C = consumer C::type id::create("con C", this);
  endfunction
  function void connect phase (uvm phase phase);
    super.connect phase(phase);
    pro.a put.connect(con A.analysis imp A);
   pro.a put.connect(con B.analysis imp B);
   pro.a put.connect(con C.analysis export);
  endfunction
endclass
```

```
class test extends uvm test;
  env env o;
  `uvm component utils(test)
  function new(string name = "test", uvm component parent = null);
    super.new(name, parent);
  endfunction
  function void build phase (uvm phase phase);
    super.build phase(phase);
    env o = env::type id::create("env o", this);
  endfunction
  task run_phase(uvm_phase phase);
    phase.raise objection(this);
    phase.drop objection(this);
  endtask
endclass
module tb top;
  initial begin
   run test("test");
endmodule
Output:
UVM INFO testbench.sv(22) @ 0: uvm test top.env o.pro [producer] Send value =
UVM INFO testbench.sv(39) @ 0: uvm test top.env o.con A [consumer A] Received
value = 6
UVM INFO testbench.sv(55) @ 0: uvm test top.env o.con B [consumer B] Received
value = 6
UVM INFO testbench.sv(69) @ 0: uvm test top.env o.con C [consumer C] Received
value = 6
```

## 12. What are pre\_body and post\_body used in sequence?

Both are user-defined callback tasks and will be called when the sequence is started.

pre\_body: It is a user-definable callback that is called before the execution of body only when the sequence is started with a 'start' task.

post\_body: It is a user-definable callback task that is called after the execution of the body only when the sequence is started with the start method.

## 13. What is an active and passive agent?

**Active Agent:** An Active agent drives stimulus to the DUT. It instantiates all three components driver, monitor, and sequencer.

**Passive Agent:** A passive agent does not drive stimulus to the DUT. It instantiates only a monitor component. It is used as a sample interface for coverage and checker purposes.

#### 14. Difference between UVM subscriber and UVM scoreboard

The UVM scoreboard is a component that checks the functionality of the DUT. It receives transactions from the monitor using the analysis export for checking purposes whereas the uvm\_subscriber class provides a built-in analysis export that connects with the analysis port. As the name suggests, it subscribes to the broadcaster i.e. analysis port to receive broadcasted transactions. It is used to implement a functional coverage monitor.

## 15. What is uvm objection and why do we need it?

The uvm\_objection class provides a mechanism to coordinate status information between two or more components, objects. The uvm\_objection class is extended from uvm\_report\_object.

#### **Class Declaration**

```
class uvm objection extends uvm report object
```

The objection deals with the concept of raise and drop objection which means the internal counter is increment and decrement respectively. Each participating component and object may raise or drop objections asynchronously. When all objections are dropped, the counter value will become zero. The objection has to be raised before starting any process and drop it once it is completed.

## **UVM Objection Usage**

1) UVM phasing mechanism uses objections to coordinate with each other and the phase should be ended when all objections are dropped. They can be used in all UVM phases.

2) It allows proceeding for the "End of test". The simulation time-consuming activity happens in the run phase. If all objections dropped for run phases, it means simulation activity is completed. The test can be ended after executing clean up phases.

```
task reset_phase( uvm_phase phase);
  phase.raise_objection(this);
  ...
  phase.drop_objection(this);
endtask

task run_phase(uvm_phase phase);
  phase.raise_objection(this, "Raised Objection");
  ...
  phase.drop_objection(this, "Dropped Objection");
endtask
```

#### Note:

- 1. Objections are generally used in components and sequences.
- 2. Other objects can also use them but they must use a component or sequence object context.

#### Methods in uvm\_objection

| Methods                                                                                        | Description                                                                 |
|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| raise_objection (uvm_object obj = null, string description = " ", int count = 1)               | Raises number of objections for corresponding object with default count = 1 |
| <pre>drop_objection (uvm_object obj = null,<br/>string description = " ", int count = 1)</pre> | Drops number of objections for corresponding object with default count = 1  |
| set_drain_time (uvm_object obj=null, time drain)                                               | Sets drain time for corresponding objects.                                  |

## 16. What are the different ways of exiting the code execution?

- 1) **Using UVM Objections (Recommended approach):** It allows proceeding for the "End of test". The simulation time-consuming activity happens in the run phase. If all objections are dropped for run phases, it means the simulation activity is completed. The test can be ended after executing clean-up phases.
- 2) **\$finish:** It tells the simulator to exit the simulation. However, it is not a graceful simulation for a UVM-based environment.
- 3) `uvm\_fatal: Based on certain conditions as per requirement, it can be used to terminate the simulation. Example: If class config class is being used during run\_phase and if this config class is not available in config\_db, then uvm\_fatal is used to terminate simulation right away.

## 17. What is a sequence item in UVM?

### Sequence Items in UVM

All user-defined sequence items are extended from the uvm\_sequence\_item class as it leverages generating stimulus and has control capabilities for the sequence-sequencer mechanism.

## uvm\_sequence\_item class hierarchy



## 18. Explain how the sequence starts.

A sequence is started by calling the start method that accepts a pointer to the sequencer through which sequence\_items are sent to the driver. A pointer to the sequencer is also commonly known as m\_sequencer. The start method assigns a sequencer pointer to the m\_sequencer and then calls the body() task. On completing the body task with the interaction with the driver, the start() method returns. As it requires interaction with the driver, the start is a blocking method.

## 19. How do sequence, driver, and sequencer communicate?

Refer sequence-driver-sequencer-communication-in-uvm

## 20. What are lock and grab methods?

Lock and Grab Methods in UVM sequencer

The UVM sequencer provides the facility to have exclusive access for the sequence to a driver via a sequencer using a locking mechanism. This locking mechanism is implemented using lock and grab methods.

Example: In controller or microprocessor, internal core services interrupt handling along with other operations. Sometimes, if a particular interrupt is raised by the device which needs immediate attention and stops ongoing process execution. Once this high-priority interrupt is serviced by the core, the previous process can be resumed.

#### Lock method

On calling the lock method from a sequence, the sequencer will grant the sequence exclusive access to the driver when the sequence gets the next available slot via a sequencer arbitration mechanism. Until the sequence calls the unlock method, no other sequence will have access to the driver. On calling unlock method, the lock will be released. The lock is a blocking method and returns once the lock has been granted.

```
task lock (uvm_sequencer_base sequencer = null)
```

## grab method

The grab method is similar to the lock method except it takes immediate control to grab the next sequencer arbitration slot itself by overriding any other sequence priorities.

The pre-existing lock or grab condition on the sequence will stop from grabbing the sequence for the current sequence.

```
task grab (uvm_sequencer_base sequencer = null)
```

#### unlock method

The unlock method of the sequencer is called from the sequence to release its lock or grab. It is mandatory to call unlock method in order to avoid sequencer locked conditions.

```
function void unlock (uvm_sequencer_base sequencer = null)
```

#### ungrab method

The ungrab method is an alias of the unlock method

```
function void ungrab( uvm_sequencer_base sequencer = null )
```

```
Lock and unlock methods example
There are three sequences seq A, seq B, and seq C are forked at the same
time. The only seq B calls for lock and unlock methods.
class seq A extends uvm sequence #(seq item);
  seq item req;
  `uvm object utils(seq A)
  function new (string name = "seq A");
   super.new(name);
  endfunction
  task body();
   req = seq item::type id::create("req");
   wait for grant();
   assert(req.randomize());
    send request (req);
    `uvm info(get type name(), $sformatf("%0t: seg item is sent", $time),
UVM LOW);
   wait for item done();
  endtask
endclass
class seq B extends uvm sequence #(seq item);
  seq item req;
  `uvm_object_utils(seq_B)
  function new (string name = "seq B");
```

```
super.new(name);
  endfunction
  task body();
      lock(m sequencer);
      req = seq item::type id::create("req");
      wait for grant();
      assert(req.randomize());
      send request (req);
      `uvm info(get type name(), $sformatf("%0t: seq item is sent", $time),
UVM LOW);
      wait for item done();
      unlock (m sequencer);
  endtask
endclass
class seq C extends uvm sequence #(seq item);
  seq item req;
  `uvm object utils(seq C)
  function new (string name = "seq C");
    super.new(name);
  endfunction
  task body();
    req = seq item::type id::create("req");
   wait for grant();
    assert(req.randomize());
    send request (req);
    `uvm info(get type name(), $sformatf("%0t: seq item is sent", $time),
UVM LOW);
    wait for item done();
  endtask
endclass
Output:
UVM INFO sequences.sv(14) @ 0: uvm test top.env o.agt.seqr@@seq a [seq A] 0:
seq item is sent
UVM INFO sequences.sv(33) @ 50: uvm test top.env o.agt.seqr@@seq b [seq B]
50: seq item is sent
UVM INFO sequences.sv(52) @ 100: uvm test top.env o.agt.seqr@@seq c [seq C]
100: seq item is sent
UVM INFO sequences.sv(14) @ 150: uvm test top.env o.agt.seqr@@seq a [seq A]
150: seq item is sent
UVM INFO sequences.sv(33) @ 200: uvm test top.env o.agt.seqr@@seq b [seq B]
200: seq item is sent
UVM INFO sequences.sv(52) @ 250: uvm test top.env o.agt.seqr@@seq c [seq C]
250: seq item is sent
UVM INFO sequences.sv(14) @ 300: uvm test top.env o.agt.seqr@@seq a [seq A]
300: seq item is sent
UVM INFO sequences.sv(33) @ 350: uvm test top.env o.agt.seqr@@seq b [seq B]
350: seq item is sent
UVM INFO sequences.sv(52) @ 400: uvm test top.env o.agt.seqr@@seq c [seq C]
400: seg item is sent
```

```
Grab and ungrab methods example
There are three sequences seq A, seq B, and seq C are forked at the same
time. The only seq B calls for grab and ungrab methods.
class seq A extends uvm sequence #(seq item);
  seq item req;
  `uvm object utils(seq A)
  function new (string name = "seq A");
    super.new(name);
  endfunction
  task body();
    req = seq_item::type_id::create("req");
   wait for grant();
    assert(req.randomize());
    send_request(req);
    `uvm info(get type name(), $sformatf("%0t: seq item is sent", $time),
UVM LOW);
   wait for item done();
  endtask
endclass
class seq B extends uvm sequence #(seq item);
  seq item req;
  `uvm object utils(seq B)
  function new (string name = "seq B");
    super.new(name);
  endfunction
  task body();
      grab (m sequencer);
      req = seq item::type id::create("req");
      wait for grant();
      assert(req.randomize());
      send request (req);
      `uvm info(get type name(), $sformatf("%0t: seq item is sent", $time),
UVM LOW);
     wait for item done();
      ungrab (m sequencer);
  endtask
endclass
class seq C extends uvm sequence #(seq item);
  seq item req;
  `uvm object utils(seq C)
  function new (string name = "seq C");
    super.new(name);
  endfunction
  task body();
   req = seq item::type id::create("req");
   wait for grant();
   assert(req.randomize());
    send request (req);
```

```
`uvm info(get type name(), $sformatf("%0t: seq item is sent", $time),
UVM LOW);
   wait for item done();
  endtask
endclass
Output:
UVM INFO sequences.sv(33) @ 0: uvm test top.env o.agt.seqr@@seq b [seq B] 0:
seg item is sent
UVM INFO sequences.sv(33) @ 50: uvm test top.env o.agt.seqr@@seq b [seq B]
50: seq item is sent
UVM INFO sequences.sv(33) @ 100: uvm test top.env o.agt.seqr@@seq b [seq B]
100: seq item is sent
UVM INFO sequences.sv(14) @ 150: uvm test top.env o.agt.seqr@@seq a [seq A]
150: seq item is sent
UVM INFO sequences.sv(52) @ 200: uvm test top.env o.agt.seqr@@seq c [seq C]
200: seq_item is sent
UVM INFO sequences.sv(14) @ 250: uvm test top.env o.agt.seqr@@seq a [seq A]
250: seq item is sent
UVM INFO sequences.sv(52) @ 300: uvm test top.env o.agt.seqr@@seq c [seq C]
300: seq item is sent
UVM INFO sequences.sv(14) @ 350: uvm test top.env o.agt.seqr@@seq a [seq A]
350: seq item is sent
UVM_INFO sequences.sv(52) @ 400: uvm test top.env o.agt.seqr@@seq c [seq C]
400: seq item is sent
```

## 21. What are the RAL model and its application?

"The RAL model is an abstract model for registers and memories in DUT."

The register abstraction layer (RAL) provides standard base class libraries. It is used to create a memory-mapped model for registers in DUT using an object-oriented model.

The UVM RAL is used to model DUT registers and memories as a set of classes. It generates stimulus to the DUT and covers some aspects of functional coverage.

## 22. What do you mean by the front-door and back-door register access?

**Front door Access:** A register is said to be accessed as a front door if it involves a bus interface. It does consume time to access the register.

**Back door Access:** A register is said to be accessed as a back door if it uses a simulator database to directly access the DUT register using design signals.

#### 23. What is TLM?

TLM establishes a connection between producer and consumer components through which transactions are sent.



#### **TLM provides**

- 1. unidirectional, bidirectional, or broadcasting manner communication between components
- 2. Broadcasting of information promptly.
- 3. One component to multiple components connection.
- 4. The mechanism uses task and function methods to establish a connection.
- 5. FIFO can hold transactions and get them based on the requirement.
- 6. A higher level of abstraction.
- 7. Connection to systemC.

#### 24. What is TLM FIFO?

```
1. Both are initiator here and Generator sending the data so it should have
put port
        2. Driver recieving the data so it should have get port
        3. TLM FIFO have put export & get export
        4. Methods like get(), put(), peek() etc are implemented inside
TLM FIFO
        Producer puts the transaction into uvm tlm fifo, while consumer gets
the transaction from fifo.
        uvm tlm fifo#(write xtn) fifoh;
//APB GENERATOR: (Initiator)
    class apb gen extends uvm component;
        uvm blocking put port#(write xtn) put port;
        function new(string name,uvm component parent);
            super.new(name,parent);
            put port = new("put port",this);
        endfunction
```

```
virtual task run phase(uvm phase phase);
           write xtn t;
               for(int i=0;i<N;i++);</pre>
                   begin
                    put port.put(t);
       endtask
   endclass
//APB DRIVER: (Initiator)
   class apb_driver extends uvm_component;
       uvm_blocking_get_port#(write_xtn) get_port;
       function new(string name,uvm_component parent);
           super.new(name,parent);
           get port = new("get port", this);
       endfunction
       virtual task run phase(uvm phase phase);
           write xtn t;
               for (int i=0;i<N;i++);</pre>
                   begin
                      //generate t
                      FIFO
                   end
       endtask
   endclass
//APB AGENT: (CONNECTION)
-----
class apb agent extends uvm component;
   apb gen apb genh;
   apb driver apb drvh;
   uvm tlm fifo#(write xtn) fifoh;
   function new(string name, uvm component parent);
           super.new(name,parent);
       fifoh = new("fifoh", this);
   endfunction
   function void connect phase(uvm phase phase);
       apb genh.put port.connect(fifoh.put export);
       apb drvh.get port.connect(fifoh.get export);
   endfunction
endclass
INCASE WE DON'T WANT TO USE FIFO THEN:
```

```
//TARGET CLASS
_____
class target extends uvm component;
    uvm blocking get imp#(write xtn,target) get imp;
    uvm_blocking_put_imp#(write_xtn,target) put_imp;
   virtual task put(input write xtn t);
        case(t.kind)
           READ: //Do read
           WRITE: //Do write
        endcase
    endtask
    virtual task get(output write xtn t);
       write xtn tmp = new();
       //assign value to temp
       tmp.addr = 15;
       tmp.data = 16;
       t = tmp;
    endtask
endclass
*********WARNING*****
//These get and put method in target should implemented in such a way data
should be first in first out
//{\mbox{We}} declare handle of target class in a class in which driver and initiator
enclosed and do connection
//we do not need to write those methods It is already defined inside
uvm tlm fifo class
```

## uvm\_tlm\_fifo Methods

| Methods | Description                                  |
|---------|----------------------------------------------|
| new     | To create TLM FIFO.                          |
|         | function new (string name,                   |
|         | uvm_component parent=null,                   |
|         | int size=1                                   |
|         | );                                           |
|         | Size – Represents the size of TLM FIFO.      |
|         | If a size is 0 then TLM FIFO is not bounded. |
| size    | Returns the size of TLM FIFO.                |

|          | If a size is 0 then TLM FIFO is not bounded.                                                              |
|----------|-----------------------------------------------------------------------------------------------------------|
| used     | Return number of entries put into TLM FIFO.                                                               |
| is_empty | No entries in TLM FIFO returns 1 else returns 0                                                           |
| is_full  | on TLM FIFO full, returns 1 else returns 0.                                                               |
|          |                                                                                                           |
|          | <b>Full condition:</b> FIFO size == number of entries in FIFO.                                            |
| flush    | Full condition: FIFO size == number of entries in FIFO.  On calling, it removes all entries from TLM FIFO |
| flush    |                                                                                                           |

### 25. What is run\_test?

#### **Execution of the test**

The test execution is a time-consuming activity that runs sequence or sequences for DUT functionality. On executing the test, it builds a complete UVM testbench structure in the build\_phase and time consuming activities are performed in the run\_phase with the help of sequences. It is mandatory to register tests in the UVM factory otherwise, the simulation will terminate with UVM\_FATAL (test not found).

## run\_test() task

The run\_test task is a global task declared in the uvm\_root class and responsible for running a test case.

#### **Declaration:**

```
virtual task run test (string test name = "")
```

- 1. The run\_test task starts the phasing mechanism that executes phases in a pre-defined order.
- 2. It is called in the initial block of the testbench top and accepts test\_name as a string. Example:

```
// initial block of tb_top
initial begin
  run_test("my_test");
end
```

3. Passing an argument to the run\_test task causes recompilation while executing different tests. To avoid it, UVM provides an alternative way using the +UVM\_TESTNAME command-line argument. In this case, the run\_test task does not require passing any argument in the initial block of the testbench top.

```
// initial block of tb_top
initial begin
  run_test();
end

// Passing command line argument to the simulator
<other options> +UVM TESTNAME = my test
```

4. After execution of all phases, run\_test finally calls \$finish task for simulator exit.

## 26. Explain generalized code structure for UVM monitor and scoreboard.

#### How to create a UVM monitor:



- 1) Create a user-defined monitor class extended from uvm\_monitor and register it in the factory.
- 2) Declare virtual interface handle to retrieve actual interface handle using configuration database in the build\_phase.
- 3) Declare analysis port to broadcast the sequence items or transactions.

- 4) Write standard new() function. Since the monitor is a uvm\_component. The new() function has two arguments as string name and uvm\_component parent.
- 5) Implement build\_phase and get interface handle from the configuration database.
- 6) Implement run\_phase to sample DUT interface using a virtual interface handle and translate into transactions. The write() method sends transactions to the collector component.

## **UVM Monitor Example**

```
class monitor extends uvm monitor;
  // declaration for the virtual interface, analysis port, and monitor
sequence item.
 virtual add if vif;
 uvm analysis port #(seq item) item collect port;
  seg item mon item;
  `uvm component utils (monitor)
  // constructor
  function new(string name = "monitor", uvm component parent = null);
    super.new(name, parent);
    item collect port = new("item collect port", this);
    mon item = new();
  endfunction
  function void build phase (uvm phase phase);
    super.build phase(phase);
    if(!uvm_config_db#(virtual add if) :: get(this, "", "vif", vif))
       'uvm fatal(get type name(), "Not set at top level");
  endfunction
  task run phase (uvm phase phase);
    forever begin
      \ensuremath{//} Sample DUT information and translate into transaction
      item collect port.write(mon item);
    end
  endtask
endclass
```

## **Scoreboard Usage**

- 1) Receive transactions from monitor using analysis export for checking purposes.
- 2) The scoreboard has a reference model to compare with design behavior. The reference model is also known as a predictor that implements design behavior so that the scoreboard can compare DUT outcome with reference model outcome for the same driven stimulus.



#### How to write scoreboard code in UVM?

- 1. Create a user-defined scoreboard class extended from uvm\_scoreboard and register it in the factory.
- 2. Declare an analysis export to receive the sequence items or transactions from the monitor.
- 3. Write standard new() function. Since the scoreboard is a uvm\_component. The new() function has two arguments as string name and uvm\_component parent.
- 4. Implement build\_phase and create a TLM analysis export instance.
- 5. Implement a write method to receive the transactions from the monitor.
- 6. Implement run\_phase to check DUT functionality throughout simulation time.

## **Scoreboard Example**

```
class scoreboard extends uvm_scoreboard;
  uvm_analysis_imp #(seq_item, scoreboard) item_collect_export;
  seq_item item_q[$];
  `uvm_component_utils(scoreboard)

function new(string name = "scoreboard", uvm_component parent = null);
  super.new(name, parent);
  item_collect_export = new("item_collect_export", this);
  endfunction
```

```
function void build phase(uvm phase phase);
    super.build phase(phase);
  endfunction
  function void write(seq item req);
    `uvm info(get type name, $sformatf("Received transaction = %s", req),
UVM LOW);
    item q.push back(req);
  endfunction
  task run phase (uvm phase phase);
    seq item sb item;
    forever begin
      wait(item q.size > 0);
      if(item_q.size > 0) begin
        sb item = item q.pop front();
        // Checking comparing logic
      end
    end
  endtask
endclass
```

# 27. What is an in-order and out-of-order scoreboard? UVM Scoreboad types

Depends on design functionality scoreboards can be implemented in two ways.

- 1. In-order scoreboard
- 2. Out-of-order scoreboard

#### In-order scoreboard

The in-order scoreboard is useful for the design whose output order is the same as driven stimuli. The comparator will compare the expected and actual output streams in the same order. They will arrive independently. Hence, the evaluation must block until both expected and actual transactions are present.



To implement such scoreboards, an easier way would be to implement TLM analysis FIFOs. In the below example, there are two monitors whose analysis port is connected to the scoreboard to provide input and output transactions.

```
class inorder sb extends uvm scoreboard;
  `uvm component utils (inorder sb)
  uvm analysis export #(txn) in export, out export;
  uvm tlm analysis fifo #(txn) in fifo, out fifo;
  function new (string name = "inorder sb" , uvm component parent = null) ;
    super.new(name, parent);
  endfunction
  function void build phase (uvm phase phase);
    in_fifo = new("in_fifo", this);
    out_fifo = new("out_fifo", this);
   in export = new("in export", this);
    out export = new("out export", this);
  endfunction
  function void connect phase (uvm phase phase);
    in export.connect(in fifo.analysis export);
    out export.connect(out fifo.analysis export);
  endfunction
  task run phase ( uvm phase phase);
   txn in txn;
   txn exp_txn, act_txn;
    forever begin
     in fifo.get(in txn);
     process data(in txn, exp txn);
     out_fifo.get(act txn);
      if (!exp txn.compare(act txn)) begin
        `uvm_error(get_full_name(), $sformat("%s does not match %s",
exp txn.sprint(), act txn.sprint()), UVM LOW);
     end
   end
  endtask
  // Reference model
  task process_data(input txn in_txn, output txn exp_txn);
   // Generate expected txn for driven stimulus
    . . .
    . . .
  endtask
endclass
```

#### **Out-of-order scoreboard**

The out-of-order scoreboard is useful for the design whose output order is different from driven input stimuli. Based on the input stimuli reference model will generate the expected outcome of DUT and the actual output is expected to come in any order. So, it is required to store such unmatched transactions generated from the input stimulus until the corresponding output has been received from the DUT to be compared. To store such transactions, an associative array is widely used. Based on index value, transactions are stored in the expected and actual associative arrays. The entries from associative arrays are deleted when comparison happens for the matched array index.



```
class txn extends uvm sequence item;
  int id;
  // other class properties
  //...
endclass
class out of order sb extends uvm scoreboard;
  `uvm component utils (out of order sb)
  uvm analysis export #(txn) in export, out export;
  uvm tlm analysis fifo #(txn) in fifo, out fifo;
  // associative array of class type as txn and indexed by int
  txn expected out array[int];
  txn actual out array[int];
  // Store idx in separate queues.
  int expected out q[$], actaul out q[$];
  function new (string name = "out of order sb" , uvm_component parent =
null);
    super.new(name, parent);
  endfunction
```

```
function void build phase (uvm phase phase);
   in fifo
             = new("in fifo", this);
             = new("out_fifo", this);
   out fifo
   in export = new("in export", this);
   out export = new("out export", this);
 endfunction
 function void connect phase (uvm phase phase);
    in export.connect(in fifo.analysis export);
    out export.connect(out fifo.analysis export);
 endfunction
 task run phase ( uvm phase phase);
   txn in_txn, out txn;
   forever begin
      fork
       begin
          in fifo.get(in txn);
         process data(in txn);
        end
       begin
         out fifo.get(out txn);
          actual out array[out txn.id] = out txn;
          actaul out q.push back(out txn.id);
       end
      join
      compare_data();
    end
 endtask
 // check phase to check whether any entry is pending in queues.
 function void check phase (uvm phase phase);
    super. check phase(phase);
    if(expected_out_q.size() != 0) `uvm_info (get full name(),
$sformatf("expected out q size = %0d", expected out q.size()), UVM LOW);
    if(actaul out q.size() != 0) `uvm info (get full name(),
$sformatf("actaul out q size = %0d", actaul out q.size()), UVM LOW);
 endfunction
 task process data(txn in txn);
   txn exp out txn;
    // Using reference models, generate output for input stimulus.
   // store expected output (exp out txn) in expected out array
    . . .
   expected out array[in txn.id] = exp out txn;
   expected out q.push back(in txn.id);
 endtask
 task compare data();
   int idx;
   txn exp txn, act txn;
    if(expected out q.size() > && actaul out q.size() > 0) begin
```

```
idx = expected out q.pop front();
      // Look for idx in actual out array to see whether the output has been
received for a driven stimulus or not.
      if(actual out array.exists(idx)) begin
        exp txn = expected out array[idx];
        act_txn = actual_out_array[idx];
        if(!exp txn.compare(act txn)) begin
          `uvm_error(get_full_name(), $sformat("%s does not match %s",
exp txn.sprint(), act txn.sprint()), UVM LOW);
        end
        else begin
          expected_out_array.delete(idx);
          actual_out_array.delete(idx);
      end
      else expected out q.push back(idx); // exp idx is not found in
actual out array.
    end
  endtask
endclass
```

## **Difficult level questions**

## 1. Difference between p\_sequencer and m\_sequencer

| m_sequencer                       | p_sequencer                                      |
|-----------------------------------|--------------------------------------------------|
| m_sequencer is associated with a  | p_sequencer does not actively drive sequences    |
| monitor and is responsible for    | or generate transactions, thus is also called a  |
| driving sequences.                | virtual sequencer                                |
| Used along with monitors to       | Controls other sequencers and it is not attached |
| dynamically respond to the design | to any driver.                                   |
| behavior                          |                                                  |
| m_sequencer is a handle available | All sequences have a m_sequencer handle but      |
| by default in a sequence.         | they do not have a p_sequencer handle.           |
| No separate macro is needed for   | It is defined using macro                        |
| the declaration                   | `uvm_declare_p_sequencer(sequencer_name).        |

# 2. What is the virtual sequence? How is it used? Is it necessary to have virtual sequencer for virtual sequence?

## **Virtual Sequence and Virtual Sequencers**

A virtual sequence is nothing but a container that starts multiple sequences on different sequencers.

Virtual sequencer controls other sequencers and it is not attached to any driver.

## Virtual Sequence and Virtual Sequencer Usage

In SOC, there could be different modules that interact with different protocols So, we need different drivers to drive corresponding interfaces. So we usually keep separate agents to handle the different protocols. So, we need to execute sequences on corresponding sequencers.

Another example can be thought of as multiple cores in SOC. There can be multiple cores present in SOC that can handle different operations on input provided and respond to the device differently. In this case, as well, different sequence execution becomes important on different sequencers.

A virtual sequence is usually executed on the virtual sequencer. A virtual sequence gives control to start different sequences.

It is recommended to use a virtual sequencer if you have multiple agents and stimulus coordination is required.



Virtual Sequencer

#### Why are the virtual\_sequence and virtual\_sequencer named virtual?

System Verilog has virtual methods, virtual interfaces, and virtual classes. "virtual" keyword is common in all of them. But, virtual\_sequence and virtual\_sequencer do not require any virtual keyword. UVM does not have uvm\_virtual\_sequence and uvm\_virtual\_sequencer as base classes. A virtual sequence is derived from uvm\_sequence. A virtual\_sequencer is derived from uvm\_sequencer as a base class.

Virtual sequencer controls other sequencers. It is not attached to any driver and can not process any sequence\_items too. Hence, it is named virtual.

It is not necessary to have a virtual sequencer for a virtual sequence.

## 3. Explain the virtual sequencer and its use.

#### **Examples**

```
Without virtual sequence and virtual sequencer

// No Virtual Sequencer
class core_A_sequencer extends uvm_sequencer #(seq_item);
   `uvm_component_utils(core_A_sequencer)

function new(string name = "core_A_sequencer", uvm_component parent = null);
   super.new(name, parent);
   endfunction

endclass
```

```
class core B sequencer extends uvm sequencer #(seq item);
  `uvm component utils (core B sequencer)
  function new(string name = "core B sequencer", uvm component parent =
null);
    super.new(name, parent);
  endfunction
endclass
// base test
class base test extends uvm test;
 env env o;
  core_A_seq Aseq;
  core B seq Bseq;
  `uvm component utils(base test)
  function new(string name = "base test", uvm component parent = null);
    super.new(name, parent);
  endfunction
  function void build phase (uvm phase phase);
    super.build phase(phase);
    env_o = env::type id::create("env o", this);
  endfunction
  task run phase (uvm phase phase);
    phase.raise objection(this);
    Aseq = core_A_seq::type_id::create("Aseq");
   Bseq = core_B_seq::type_id::create("Bseq");
   Aseq.start(env o.agt A.segr A);
   Bseq.start(env o.agt B.seqr B);
   phase.drop objection(this);
  endtask
endclass
Output:
UVM INFO sequence.sv(10) @ 0: uvm test top.env o.agt A.seqr A@@Aseq
[core A seq] core A seq: Inside Body
UVM INFO driver.sv(38) @ 0: uvm test top.env o.agt A.drv A [core A driver]
Driving from core A
UVM INFO sequence.sv(30) @ 50: uvm test top.env o.agt B.seqr B@@Bseq
[core B seq] core B seq: Inside Body
UVM INFO driver.sv(55) @ 50: uvm test top.env o.agt B.drv B [core B driver]
Driving from core B
```

```
With virtual sequence and without a virtual sequencer
// virtual sequence
class virtual seq extends uvm sequence #(seq item);
  core A seq Aseq;
  core B seq Bseq;
  core A sequencer seqr A;
  core B sequencer seqr B;
  `uvm object utils(virtual seq)
  function new (string name = "virtual seq");
    super.new(name);
  endfunction
  task body();
    `uvm_info(get_type_name(), "virtual_seq: Inside Body", UVM_LOW);
    Aseq = core A seq::type id::create("Aseq");
   Bseq = core B seq::type id::create("Bseq");
   Aseq.start(segr A);
   Bseq.start(seqr B);
  endtask
endclass
// No Virtual sequencer
class core A sequencer extends uvm sequencer #(seq item);
  `uvm component utils(core A sequencer)
  function new(string name = "core A sequencer", uvm component parent =
null);
    super.new(name, parent);
  endfunction
endclass
class core B sequencer extends uvm sequencer #(seq item);
  `uvm component utils (core B sequencer)
  function new(string name = "core B sequencer", uvm component parent =
null);
    super.new(name, parent);
  endfunction
endclass
Output:
UVM INFO sequence.sv(56) @ 0: reporter@@v seq [virtual seq] virtual seq:
Inside Body
UVM INFO sequence.sv(10) @ 0: uvm test top.env o.agt A.seqr A@@Aseq
[core A seq] core A seq: Inside Body
UVM INFO driver.sv(38) @ 0: uvm test top.env o.agt A.drv A [core A driver]
Driving from core A
UVM INFO sequence.sv(30) @ 50: uvm test top.env o.aqt B.seqr B@@Bseq
[core B seq] core B seq: Inside Body
UVM INFO driver.sv(55) @ 50: uvm test top.env o.agt B.drv B [core B driver]
Driving from core B
```

```
// Virtual sequence
class virtual seq extends uvm sequence #(seq item);
  core A seq Aseq;
  core B seq Bseq;
  core A sequencer seqr A;
  core B sequencer seqr B;
  `uvm object utils(virtual seq)
  `uvm declare p sequencer(virtual sequencer)
  function new (string name = "virtual seq");
    super.new(name);
  endfunction
  task body();
    `uvm info(get type name(), "virtual seq: Inside Body", UVM LOW);
   Aseq = core A seq::type id::create("Aseq");
   Bseq = core B seq::type id::create("Bseq");
   Aseq.start(p sequencer.seqr A);
   Bseq.start(p sequencer.seqr B);
  endtask
endclass
// Virtual p sequencer
class virtual sequencer extends uvm sequencer;
  `uvm component utils(virtual sequencer)
  core A sequencer seqr A;
  core B sequencer seqr B;
  function new(string name = "virtual sequencer", uvm component parent =
null);
    super.new(name, parent);
  endfunction
endclass
Output:
UVM INFO sequence.sv(56) @ 0: uvm test top.env o.v seqr@@v seq [virtual seq]
virtual seq: Inside Body
UVM INFO sequence.sv(10) @ 0: uvm test top.env o.agt A.seqr A@@Aseq
[core A seq] core A seq: Inside Body
UVM INFO driver.sv(38) @ 0: uvm test top.env o.agt A.drv A [core A driver]
Driving from core A
UVM INFO sequence.sv(30) @ 50: uvm test top.env o.agt B.seqr B@@Bseq
[core B seq] core B seq: Inside Body
UVM INFO driver.sv(55) @ 50: uvm test top.env o.agt B.drv B [core B driver]
Driving from core B
```

With virtual sequence and virtual sequencer using p senquencer handle

```
With virtual sequence and virtual sequencer but without using p senquencer
handle
// virtual sequence
class virtual seq extends uvm sequence #(seq item);
  core A seq Aseq;
  core B seq Bseq;
  core A sequencer seqr A;
  core B sequencer seqr B;
  `uvm object utils(virtual seq)
  function new (string name = "virtual seq");
    super.new(name);
  endfunction
  task body();
    env env s;
    `uvm info(get type name(), "virtual seq: Inside Body", UVM LOW);
    Aseq = core A seq::type id::create("Aseq");
    Bseq = core B seq::type id::create("Bseq");
    // virtual sequencer is created in env, so we need env handle to find
v seqr.
    if(!$cast(env s, uvm top.find("uvm test top.env o")))
`uvm error(get name(), "env o is not found");
    Aseq.start(env s.v seqr.seqr A);
    Bseq.start(env s.v seqr.seqr B);
  endtask
endclass
// virtual sequencer
class virtual sequencer extends uvm sequencer;
  `uvm component utils(virtual sequencer)
  core A sequencer segr A;
  core B sequencer seqr B;
  function new(string name = "virtual sequencer", uvm component parent =
null);
    super.new(name, parent);
  endfunction
endclass
Output:
UVM INFO sequence.sv(55) @ 0: uvm test top.env o.v seqr@@v seq [virtual seq]
virtual seq: Inside Body
UVM INFO sequence.sv(10) @ 0: uvm test top.env o.agt A.seqr A@@Aseq
[core A seq] core A seq: Inside Body
UVM INFO driver.sv(38) @ 0: uvm test top.env o.agt A.drv A [core A driver]
Driving from core A
UVM INFO sequence.sv(30) @ 50: uvm test top.env o.aqt B.seqr B@@Bseq
[core B seq] core B seq: Inside Body
UVM INFO driver.sv(55) @ 50: uvm test top.env o.agt B.drv B [core B driver]
Driving from core B
```

#### 4. What is the UVM barrier and its usage?

#### **UVM Barrier**

Similar to the UVM event, UVM provides another way to achieve synchronization with the UVM Barrier.

The UVM barrier provides multi-process synchronization that blocks a set of processes until the desired number of processes reaches a particular synchronizing point at which all the processes are released.

#### **UVM Barrier Class Declaration:**

```
class uvm barrier extends uvm object
```

#### **UVM Barrier class hierarchy**



### **UVM Barrier Usage**

UVM Barrier is used to synchronize the number of processes based on the threshold value set by the set\_threshold method. Once the threshold is reached, the processes are unblocked by the wait\_for method.

## **UVM Barrier Examples**

## A basic uvm\_barrier example with set\_threshold method

In the below examples, the process task has two arguments string name and p\_delay.

The name argument denotes process name and p\_delay indicates delay time taken by the process to complete. Total 10 processes are forked with different execution delay time.

The processes will wait till the threshold being reached which is set by the set\_threshold method to proceed further as demonstrated below.

```
module barrier_example();
  uvm barrier br;
```

```
task automatic process(string name, int p delay);
    $display("@%0t: Process %s started", $time, name);
    #p delay;
    $display("@%0t: Process %s completed", $time, name);
   br.wait for();
    $display("@%Ot: Process %s wait for is unblocked", $time, name);
  endtask
  initial begin
   br = new("br");
   br.set threshold(4);
     process("A", 5);
     process("B", 10);
     process("C", 20);
     process("D", 25);
     process("E", 30);
     process("F", 40);
     process("G", 50);
     process("H", 55);
     process("I", 60);
     process("J", 70);
    join
  end
endmodule
Output:
@0: Process A started
@O: Process B started
@O: Process C started
@0: Process D started
@0: Process E started
@0: Process F started
@O: Process G started
@O: Process H started
@0: Process I started
@0: Process J started
@5: Process A completed
@10: Process B completed
@20: Process C completed
@25: Process D completed
@25: Process A wait_for is unblocked
@25: Process B wait for is unblocked
@25: Process C wait for is unblocked
@25: Process D wait for is unblocked
@30: Process E completed
@40: Process F completed
@50: Process G completed
@55: Process H completed
@55: Process E wait for is unblocked
@55: Process F wait for is unblocked
@55: Process G wait for is unblocked
@55: Process H wait for is unblocked
@60: Process I completed
@70: Process J completed
```

## 5. What is the UVM heartbeat and its usage?

#### **UVM Heartbeat**

The UVM Heartbeat acts as a watchdog timer that provides a flexible way for the environment to ensure that their descendants are alive. The uvm\_heartbeat class is derived from uvm\_object and it is associated with a specific objection object.

#### **UVM Heartbeat Usage**

The UVM heartbeat can detect simulation hang or lock-up conditions at an early stage rather than the expiry of the global simulation timeout. Thus, it can save the simulation time and terminate it at an early state. The lock-up may happen due to FSM issues, race around conditions between two communicating modules waiting for the response for transmitted packet or packet is not being transmitted, etc.

#### **UVM Heartbeat Working**

The uvm\_heartbeat monitor activity for an objection object. The UVM Heartbeat detects testbench activity for registered components based on raises or drops objections on that objection object during the heartbeat monitor window. If the heartbeat monitor does not see any activity in that window, FATAL is issued and simulation is terminated.

**Note:** The UVM 1.1d has an objection object of type uvm\_callbacks\_objection which is derived from uvm\_objection class and UVM 1.2 has an objection object of uvm\_objection class.

## 6. What is Singleton object and its usage? Singleton Object in UVM

The singleton object is nothing but a single object for the class. The same object is returned even if a user tries to create multiple new objects. The class that allows creating a single object is called a singleton class.

In UVM, the uvm\_root class has only one instance. Hence, it is said to be a singleton class.

## Singleton Object Usage

A singleton object is useful wherever it is required to create a single object and want to restrict the user to create another object. For example, configuration classes can be written to behave as a singleton class.

**Note:** System Verilog and UVM do not have a separate construct to create a singleton object.

#### **Singleton Object Example**

In the below example, there are two handles for the same singleton component sc1 and sc2 and objects have been tried to create twice. But on creating an object using handle sc2, separate memory will not be allotted and sc2 handle points to a memory allocated using handle sc1.

```
`include "uvm macros.svh"
import uvm pkg::*;
class singleton comp extends uvm component;
  static singleton comp s comp;
  rand bit [7:0] addr;
  rand bit [7:0] data;
  `uvm component utils begin (singleton comp)
    `uvm field int(addr, UVM ALL ON)
    `uvm field int(data, UVM ALL ON)
  `uvm component utils end
  function new(string name = "singleton comp", uvm component parent = null);
    super.new(name, parent);
  endfunction
  static function singleton comp create singleton();
    if(s comp == null) begin
     $display("creating new object as it found null");
     s comp = new();
    else $display("object already exist, separate memory will not be
allocated.");
    return s comp;
  endfunction
  task run phase (uvm phase phase);
    super.run phase(phase);
  endtask
endclass
class base test extends uvm test;
  `uvm component utils(base test)
  singleton comp sc1, sc2;
  function new(string name = "base test", uvm component parent=null);
    super.new(name,parent);
  endfunction : new
  function void build phase (uvm phase phase);
    super.build phase(phase);
    // create singleton object
    sc1 = singleton comp::create singleton();
    assert(sc1.randomize());
    `uvm info(get type name, $sformatf("Printing sc1 = \n%s",sc1.sprint()),
UVM LOW);
```

```
// Trying to create another object but it won't be created
   sc2 = singleton comp::create singleton();
    `uvm info(get type name, $sformatf("Printing sc2 = \n%s",sc2.sprint()),
UVM LOW);
 endfunction : build phase
endclass
module singleton example;
 initial begin
   run test("base test");
 end
endmodule
Output:
creating new object as it found null
UVM INFO testbench.sv(46) @ 0: uvm test top [base test] Printing sc1 =
Name Type Size Value
      Туре
-----
singleton_comp singleton_comp -
  addr integral 8 'h90
  data integral 8 'ha6
object already exist, separate memory will not be allocated.
UVM INFO testbench.sv(50) @ 0: uvm test top [base test] Printing sc2 =
        Туре
                            Size Value
_____
singleton_comp singleton_comp -
   addr integral 8 'h90
addr integral 8
data integral 8
```

# 7. Given an IP, you are the owner of the IP, what are the steps you start with and when will it be signed off?



**ASIC Verification Flow** 

#### **Verification Architecture**

In the verification architectural phase, engineers decide what all verification components are required.

## Verification Plan/Testplan

The verification plan includes a test plan(list of test cases that target design features), functional coverage planning, module/block assignments to the verification engineers, checker, and assertion planning. The verification plan also involves planning for how verification components can be reused at system/ SOC level verification.

#### **Testbench Development**

As a part of testbench development, verification engineers develop testbench components, interface connections with the DUT, VIP integration with a testbench, intercomponent connections within testbench (like monitor to scoreboard connection), etc.

#### **Testcase Coding**

A constraint-based random or dedicated test case is written for single or multiple features in the design. A test case also kicks off UVM-based sequences to generate required scenarios.

## Simulation/Debug

In this phase, engineers validate whether a specific feature is targetted or not, If not, again test case is modified to target the feature. With the help of a checker/ scoreboard, the error is reported if the desired design does not behave as expected. Using waveform analysis or log prints, the design or verification environment is judged and a bug is reported to the design team if it comes out to be a design issue otherwise, simulation is re-run after fixing the verification component.

#### **Analyze Metrics**

Assertions, code, and functional coverage are common metrics that are used as analysis metrics before we close the verification of the design.